×

Watch Now

First Name
Last Name
Company Name
Country
State
City
Phone Number
Product Family
Industry
Purchasing Timeframe
Anritsu's privacy policy
I have read Anritsu's privacy policy
I have read Anritsu's privacy policy
!
Thank you!
Error - something went wrong!

Stress Testing PCIe 6.0 FLIT-based Forward Error Correction

PCIe 6.0 introduces Flow Control Unit (FLIT) encoding to allow forward error correction (FEC) on fixed-size packets. Stress testing PCIe hardware includes addressing this new protocol approach. Once FLIT mode is turned on, it will work with any data rate. It improves overall bandwidth and provides low latency, so it is important that hardware is properly tested.

This webinar addresses:

  • Correlation between uncorrectable errors and FBER using Flit FEC.
  • Flit FEC evaluation analysis method for the Physical Layer under worst-case Rx test conditions.
  • Chip and module-level improvement recommendations with respect to uncorrectable error pattern dependency and bit-sequence repeatability.

Learn more about Anritsu's Signal Quality Analyzer-R MP1900A | Anritsu America

Previous Flipbook
Basics of Eye Pattern Analysis
Basics of Eye Pattern Analysis

The sampling oscilloscope is an ideal instrument for analyzing the eye pattern of these digital signals.

Next Flipbook
What you  Need to Know about Error Analysis in PCIe® 6.0 Designs
What you Need to Know about Error Analysis in PCIe® 6.0 Designs

Read this Design World article to learn about the evolution of PCIe and the specifics of PCIe 6.0 as compar...

×

Want a head start on tomorrow's technologies? Sign up for monthly insights

First Name
Last Name
Company Name
Country
!
Thank you!
Error - something went wrong!