×

Get Your White Paper Now

First Name
Last Name
Company Name
Phone Number - optional
Country
State
City
Product Family
Industry
Purchasing Timeframe
I have read Anritsu's privacy policy
Thank you!
Error - something went wrong!
   

PCIe 5.0 SerDes Test and Analysis

This paper examines the crucial PCIe 5.0 serializer/deserializer (SerDes) tests.

The key test equipment consists of a bit error ratio tester (BERT) and an oscilloscope. In particular, PCIe 5.0 testing requires an instrument quality BERT pulse pattern generator (PPG) that can apply precise levels of specific signal impairments and a BERT error detector (ED) that can analyze the SerDes output bit error ratio (BER) to determine if it is compliant with the PCIe specifications.

For the most complicated SerDes tests, link equalization training, the BERT must emulate a reference SerDes; the PPG and ED must interact with the device under test (DUT) at the PHY logical sub-block level of the PCIe 5.0 protocol stack. In other words, the BERT must have some protocol awareness. Whether we’re performing transmitter or receiver tests, both roles of the SerDes are involved; to keep the distinction clear, we’ll refer to the DUT-SerDes as DUT-transmitter or DUT-receiver accordingly.

No Previous Flipbooks

Next Video
PCIe® 5.0: Solving 32GTs Receiver Compliance and Validation Challenges
PCIe® 5.0: Solving 32GTs Receiver Compliance and Validation Challenges

This webinar will provide an overview of the methods for solving some of the new test and measurement recei...

×

Want a head start on tomorrow's technologies? Sign up for monthly insights

First Name
Last Name
Company Name
Country
!
Thank you!
Error - something went wrong!